You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

156 lines
6.2 KiB

2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
1 year ago
2 years ago
1 year ago
2 years ago
1 year ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
  1. #include "reg_manager.h"
  2. #include "base_service/config_service.h"
  3. #include "base_service/fpga_if.h"
  4. #include "iflytop_xsync_protocol/iflytop_xsync_protocol.h"
  5. #include "service/report_generator_service.h"
  6. #include "global_flag.h"
  7. uint32_t m_action_val0;
  8. uint32_t m_action_receipt;
  9. void reg_manager_init() {}
  10. /*******************************************************************************
  11. * ACTION *
  12. *******************************************************************************/
  13. static uint32_t doaction(uint32_t action, uint32_t val) {
  14. if (action == xsync_stm32_action_generator_new_mac) {
  15. config_generate_random_mac();
  16. config_flush();
  17. return 0;
  18. } else if (action == xsync_stm32_action_factory_reset) {
  19. config_factory_reset();
  20. return 0;
  21. } else if (action == xsync_stm32_action_reboot) {
  22. g_try_reboot_flag = true;
  23. return 0;
  24. } else if (action == xsync_stm32_action_storage_cfg) {
  25. config_flush();
  26. return 0;
  27. }
  28. return 0;
  29. }
  30. uint32_t reg_manager_read_reg(uint32_t addr) {
  31. uint32_t readbak = 0;
  32. if (addr == kxsync_reg_software_version) { // read only
  33. readbak = PC_VERSION;
  34. } else if (addr == kxsync_reg_manufacturer0) { // read only
  35. readbak = PC_MANUFACTURER0;
  36. } else if (addr == kxsync_reg_manufacturer1) { // read only
  37. readbak = PC_MANUFACTURER1;
  38. } else if (addr == kxsync_reg_product_type_id) { // read only
  39. readbak = kxsync_device_type_xsync;
  40. } else if (addr == kxsync_reg_sn_id0) { // read only
  41. readbak = xs_device_info_get()->year;
  42. } else if (addr == kxsync_reg_sn_id1) { // read only
  43. readbak = xs_device_info_get()->weak;
  44. } else if (addr == kxsync_reg_sn_id2) { // read only
  45. readbak = xs_device_info_get()->index;
  46. } else if (addr == kxsync_reg_mac0) { // read only
  47. memcpy(&readbak, config_get()->mac, 4);
  48. } else if (addr == kxsync_reg_mac1) { // read only
  49. memcpy(&readbak, config_get()->mac + 4, 4);
  50. }
  51. /*******************************************************************************
  52. * CONFIG *
  53. *******************************************************************************/
  54. else if (addr == kxsync_reg_stm32_obtaining_ip_mode) {
  55. readbak = config_get()->obtaining_ip_mode;
  56. } else if (addr == kxsync_reg_stm32_ip) {
  57. readbak = config_get()->ip;
  58. } else if (addr == kxsync_reg_stm32_gw) {
  59. readbak = config_get()->gw;
  60. } else if (addr == kxsync_reg_stm32_netmask) {
  61. readbak = config_get()->netmask;
  62. } else if (addr == kxsync_reg_stm32_config0) {
  63. readbak = config_get()->config0;
  64. }
  65. /*******************************************************************************
  66. * ACTION *
  67. *******************************************************************************/
  68. else if (addr == kxsync_reg_stm32_action0) {
  69. readbak = m_action_receipt;
  70. } else if (addr == kxsync_reg_stm32_action_val0) {
  71. readbak = m_action_val0;
  72. }
  73. /*******************************************************************************
  74. * FPGAоƬĴд *
  75. *******************************************************************************/
  76. else if (addr >= XYSNC_REG_FPGA_REG_START) {
  77. fpga_if_spi_read_data_02(addr, &readbak);
  78. }
  79. return readbak;
  80. }
  81. uint32_t reg_manager_write_reg(uint32_t addr, uint32_t value) {
  82. uint32_t readbak = 0;
  83. /*******************************************************************************
  84. * INFO *
  85. *******************************************************************************/
  86. if (addr == kxsync_reg_software_version) { // read only
  87. readbak = reg_manager_read_reg(addr);
  88. } else if (addr == kxsync_reg_manufacturer0) { // read only
  89. readbak = reg_manager_read_reg(addr);
  90. } else if (addr == kxsync_reg_manufacturer1) { // read only
  91. readbak = reg_manager_read_reg(addr);
  92. } else if (addr == kxsync_reg_product_type_id) { // read only
  93. readbak = reg_manager_read_reg(addr);
  94. }
  95. /*******************************************************************************
  96. * CONFIG *
  97. *******************************************************************************/
  98. else if (addr == kxsync_reg_stm32_obtaining_ip_mode) {
  99. config_get()->obtaining_ip_mode = value;
  100. readbak = config_get()->obtaining_ip_mode;
  101. } else if (addr == kxsync_reg_stm32_ip) {
  102. config_get()->ip = value;
  103. readbak = config_get()->ip;
  104. } else if (addr == kxsync_reg_stm32_gw) {
  105. config_get()->gw = value;
  106. readbak = config_get()->gw;
  107. } else if (addr == kxsync_reg_stm32_netmask) {
  108. config_get()->netmask = value;
  109. readbak = config_get()->netmask;
  110. } else if (addr == kxsync_reg_stm32_config0) {
  111. readbak = config_get()->config0;
  112. }
  113. /*******************************************************************************
  114. * ACTION *
  115. *******************************************************************************/
  116. else if (addr == kxsync_reg_stm32_action0) {
  117. readbak = doaction(value, m_action_val0);
  118. m_action_receipt = readbak;
  119. } else if (addr == kxsync_reg_stm32_action_val0) {
  120. m_action_val0 = value;
  121. readbak = value;
  122. }
  123. /*******************************************************************************
  124. * FPGAоƬĴд *
  125. *******************************************************************************/
  126. else if (addr >= XYSNC_REG_FPGA_REG_START) {
  127. fpga_if_spi_write_data_02(addr, value, &readbak);
  128. }
  129. return readbak;
  130. }
  131. void reg_manager_read_regs(uint32_t start_addr, uint32_t nreg, uint32_t* datacache, uint32_t* len) {
  132. uint32_t _nreg = nreg;
  133. if (start_addr + nreg > MAX_REG_NUM) {
  134. _nreg = MAX_REG_NUM - start_addr;
  135. }
  136. if (*len < _nreg) {
  137. _nreg = *len;
  138. }
  139. for (size_t i = start_addr; i < _nreg; i++) {
  140. datacache[i] = reg_manager_read_reg(i);
  141. }
  142. *len = _nreg;
  143. return;
  144. }