You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

167 lines
6.6 KiB

2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
  1. #include "reg_manager.h"
  2. #include "base_service/config_service.h"
  3. #include "base_service/fpga_if.h"
  4. #include "device_info.hpp"
  5. #include "iflytop_xsync_protocol/iflytop_xsync_protocol.h"
  6. #include "service/report_generator_service.h"
  7. uint32_t m_action_val0;
  8. uint32_t m_action_receipt;
  9. void reg_manager_init() {}
  10. /*******************************************************************************
  11. * ACTION *
  12. *******************************************************************************/
  13. static uint32_t doaction(uint32_t action, uint32_t val) {
  14. if (action == xsync_stm32_action_generator_new_mac) {
  15. config_generate_random_mac();
  16. return 0;
  17. } else if (action == xsync_stm32_action_factory_reset) {
  18. config_factory_reset();
  19. return 0;
  20. } else if (action == xsync_stm32_action_reboot) {
  21. NVIC_SystemReset();
  22. return 0;
  23. } else if (action == xsync_stm32_action_storage_cfg) {
  24. config_flush();
  25. return 0;
  26. }
  27. return 0;
  28. }
  29. uint32_t reg_manager_read_reg(uint32_t addr) {
  30. uint32_t readbak = 0;
  31. static sn_t sncode;
  32. if (addr == kxsync_reg_software_version) { // read only
  33. readbak = PC_VERSION;
  34. } else if (addr == kxsync_reg_manufacturer0) { // read only
  35. readbak = PC_MANUFACTURER0;
  36. } else if (addr == kxsync_reg_manufacturer1) { // read only
  37. readbak = PC_MANUFACTURER1;
  38. } else if (addr == kxsync_reg_product_type_id) { // read only
  39. readbak = kxsync_device_type_xsync;
  40. } else if (addr == kxsync_reg_sn_id0) { // read only
  41. device_info_get_sn(&sncode);
  42. readbak = sncode.sn0;
  43. } else if (addr == kxsync_reg_sn_id1) { // read only
  44. device_info_get_sn(&sncode);
  45. readbak = sncode.sn1;
  46. } else if (addr == kxsync_reg_sn_id2) { // read only
  47. device_info_get_sn(&sncode);
  48. readbak = sncode.sn2;
  49. } else if (addr == kxsync_reg_mac0) { // read only
  50. memcpy(&readbak, config_get()->mac, 4);
  51. } else if (addr == kxsync_reg_mac1) { // read only
  52. memcpy(&readbak, config_get()->mac + 4, 4);
  53. }
  54. /*******************************************************************************
  55. * CONFIG *
  56. *******************************************************************************/
  57. else if (addr == kxsync_reg_stm32_obtaining_ip_mode) {
  58. readbak = config_get()->obtaining_ip_mode;
  59. } else if (addr == kxsync_reg_stm32_ip) {
  60. readbak = config_get()->ip;
  61. } else if (addr == kxsync_reg_stm32_gw) {
  62. readbak = config_get()->gw;
  63. } else if (addr == kxsync_reg_stm32_netmask) {
  64. readbak = config_get()->netmask;
  65. } else if (addr == kxsync_reg_stm32_camera_sync_signal_count) {
  66. readbak = report_generator_service_xsync_get_count();
  67. } else if (addr == kxsync_reg_stm32_config0) {
  68. readbak = config_get()->config0;
  69. }
  70. /*******************************************************************************
  71. * ACTION *
  72. *******************************************************************************/
  73. else if (addr == kxsync_reg_stm32_action0) {
  74. readbak = m_action_receipt;
  75. } else if (addr == kxsync_reg_stm32_action_val0) {
  76. readbak = m_action_val0;
  77. }
  78. /*******************************************************************************
  79. * FPGAоƬĴд *
  80. *******************************************************************************/
  81. else if (addr > XYSNC_REG_FPGA_REG_START) {
  82. fpga_if_spi_read_data_01(addr, &readbak);
  83. }
  84. return readbak;
  85. }
  86. uint32_t reg_manager_write_reg(uint32_t addr, uint32_t value) {
  87. uint32_t readbak = 0;
  88. /*******************************************************************************
  89. * INFO *
  90. *******************************************************************************/
  91. if (addr == kxsync_reg_software_version) { // read only
  92. readbak = reg_manager_read_reg(addr);
  93. } else if (addr == kxsync_reg_manufacturer0) { // read only
  94. readbak = reg_manager_read_reg(addr);
  95. } else if (addr == kxsync_reg_manufacturer1) { // read only
  96. readbak = reg_manager_read_reg(addr);
  97. } else if (addr == kxsync_reg_product_type_id) { // read only
  98. readbak = reg_manager_read_reg(addr);
  99. }
  100. /*******************************************************************************
  101. * CONFIG *
  102. *******************************************************************************/
  103. else if (addr == kxsync_reg_stm32_obtaining_ip_mode) {
  104. config_get()->obtaining_ip_mode = value;
  105. readbak = config_get()->obtaining_ip_mode;
  106. } else if (addr == kxsync_reg_stm32_ip) {
  107. config_get()->ip = value;
  108. readbak = config_get()->ip;
  109. } else if (addr == kxsync_reg_stm32_gw) {
  110. config_get()->gw = value;
  111. readbak = config_get()->gw;
  112. } else if (addr == kxsync_reg_stm32_netmask) {
  113. config_get()->netmask = value;
  114. readbak = config_get()->netmask;
  115. } else if (addr == kxsync_reg_stm32_camera_sync_signal_count) {
  116. // ����
  117. report_generator_service_xsync_clear_count();
  118. readbak = report_generator_service_xsync_get_count();
  119. } else if (addr == kxsync_reg_stm32_config0) {
  120. readbak = config_get()->config0;
  121. }
  122. /*******************************************************************************
  123. * ACTION *
  124. *******************************************************************************/
  125. else if (addr == kxsync_reg_stm32_action0) {
  126. readbak = doaction(value, m_action_val0);
  127. m_action_receipt = readbak;
  128. } else if (addr == kxsync_reg_stm32_action_val0) {
  129. m_action_val0 = value;
  130. readbak = value;
  131. }
  132. /*******************************************************************************
  133. * FPGAоƬĴд *
  134. *******************************************************************************/
  135. else if (addr > XYSNC_REG_FPGA_REG_START) {
  136. fpga_if_spi_write_data_01(addr, value, &readbak);
  137. }
  138. return readbak;
  139. }
  140. void reg_manager_read_regs(uint32_t start_addr, uint32_t nreg, uint32_t* datacache, uint32_t* len) {
  141. uint32_t _nreg = nreg;
  142. if (start_addr + nreg > MAX_REG_NUM) {
  143. _nreg = MAX_REG_NUM - start_addr;
  144. }
  145. if (*len < _nreg) {
  146. _nreg = *len;
  147. }
  148. for (size_t i = start_addr; i < _nreg; i++) {
  149. datacache[i] = reg_manager_read_reg(i);
  150. }
  151. *len = _nreg;
  152. return;
  153. }