You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

125 lines
4.3 KiB

2 years ago
1 year ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
1 year ago
2 years ago
1 year ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
2 years ago
  1. #include "fpga_if.h"
  2. #include "xsync_regs.hpp"
  3. /**
  4. * @brief fpga_ifʼ
  5. */
  6. #define TAG "fpga_if"
  7. static fpga_if_t fpga_if;
  8. xs_gpio_t spi2_cs;
  9. SemaphoreHandle_t m_spilock;
  10. void fpga_if_init() { //
  11. // fpga_if.spi1 = &hspi1;
  12. // fpga_if.spi2 = &hspi2;
  13. uint8_t rxbuf[1];
  14. m_spilock = xSemaphoreCreateRecursiveMutex();
  15. /**
  16. * @brief SPIδһ֮֡ǰʱǵ͵ƽ(ӦΪ)
  17. * ٴһ֡ݣʹʱ߱Ϊߵƽ
  18. */
  19. fpga_if.spi2 = &hspi2;
  20. xs_gpio_init_as_output(&spi2_cs, PB9, kxs_gpio_nopull, false, true);
  21. HAL_SPI_Receive(fpga_if.spi2, rxbuf, 1, 1000);
  22. // fpga_if.spi2 = &hspi1;
  23. // HAL_SPI_Receive(fpga_if.spi2, rxbuf, 1, 1000);
  24. fpga_if.timecode_irq_pin = PD6;
  25. fpga_if.camera_sync_code_irq_pin = PD4;
  26. fpga_if.xsync_workstate_start_sig_irq_io_pin = PD5;
  27. fpga_if.reset_pin = PD7;
  28. #if 1
  29. xs_gpio_init_as_input(&fpga_if.camera_sync_code_irq_io, fpga_if.camera_sync_code_irq_pin, kxs_gpio_pulldown, kxs_gpio_rising_irq, false);
  30. xs_gpio_init_as_input(&fpga_if.timecode_irq_io, fpga_if.timecode_irq_pin, kxs_gpio_pulldown, kxs_gpio_rising_irq, false);
  31. xs_gpio_init_as_input(&fpga_if.xsync_workstate_start_sig_irq_io, fpga_if.xsync_workstate_start_sig_irq_io_pin, kxs_gpio_pulldown, kxs_gpio_rising_and_falling_irq, false);
  32. xs_gpio_init_as_output(&fpga_if.reset_pin_io, fpga_if.reset_pin, kxs_gpio_pullup, false, false);
  33. xs_gpio_write(&fpga_if.reset_pin_io, false);
  34. xs_delay_us(1);
  35. xs_gpio_write(&fpga_if.reset_pin_io, true);
  36. #endif
  37. }
  38. void fpga_if_get_timecode(uint32_t *timecode0, uint32_t *timecode1) {
  39. fpga_if_spi_read_data_02(sys_timecode_data0, timecode0);
  40. fpga_if_spi_read_data_02(sys_timecode_data1, timecode1);
  41. return;
  42. }
  43. void fpga_if_get_record_state(uint32_t *recordstate) {
  44. fpga_if_spi_read_data_02(record_sig_gen_record_state, recordstate);
  45. return;
  46. }
  47. /**
  48. * @brief SPIĴдָ
  49. *
  50. * @param add
  51. * @param txdata
  52. * @param rxdata
  53. */
  54. static void _fpga_if_spi_write_data(SPI_HandleTypeDef *hspi, uint32_t add, uint32_t txdata, uint32_t *rxdata) {
  55. uint8_t txbuf[2 + 5] = {0};
  56. uint8_t rxbuf[2 + 5] = {0};
  57. txbuf[0] = add & 0xFF;
  58. txbuf[1] = (add >> 8) & 0xFF;
  59. txbuf[1] |= 0x80; // write flag
  60. txbuf[2] = txdata & 0xFF;
  61. txbuf[3] = (txdata >> 8) & 0xFF;
  62. txbuf[4] = (txdata >> 16) & 0xFF;
  63. txbuf[5] = (txdata >> 24) & 0xFF;
  64. HAL_SPI_TransmitReceive_DMA(hspi, txbuf, rxbuf, 2 + 5);
  65. while (HAL_SPI_GetState(hspi) != HAL_SPI_STATE_READY) {
  66. }
  67. // HAL_SPI_Transmit(hspi, txbuf, 2 + 4, 1000);
  68. *rxdata = rxbuf[2] | (rxbuf[3] << 8) | (rxbuf[4] << 16) | (rxbuf[5] << 24);
  69. }
  70. /**
  71. * @brief SPIĴָ
  72. *
  73. * @param add
  74. * @param rxdata
  75. */
  76. static void _fpga_if_spi_read_data(SPI_HandleTypeDef *hspi, uint32_t add, uint32_t *rxdata) {
  77. uint8_t txbuf[2 + 5] = {0};
  78. uint8_t rxbuf[2 + 5] = {0};
  79. txbuf[0] = add & 0xFF;
  80. txbuf[1] = (add >> 8) & 0xFF;
  81. txbuf[2] = 0;
  82. txbuf[3] = 0;
  83. txbuf[4] = 0;
  84. txbuf[5] = 0;
  85. HAL_SPI_TransmitReceive_DMA(hspi, txbuf, rxbuf, 2 + 5);
  86. while (HAL_SPI_GetState(hspi) != HAL_SPI_STATE_READY) {
  87. }
  88. *rxdata = rxbuf[2] | (rxbuf[3] << 8) | (rxbuf[4] << 16) | (rxbuf[5] << 24);
  89. }
  90. void fpga_if_spi_write_data_01(uint32_t add, uint32_t txdata, uint32_t *rxdata) {
  91. _fpga_if_spi_write_data(fpga_if.spi1, add, txdata, rxdata);
  92. _fpga_if_spi_read_data(fpga_if.spi1, add, rxdata);
  93. }
  94. void fpga_if_spi_read_data_01(uint32_t add, uint32_t *rxdata) { _fpga_if_spi_read_data(fpga_if.spi1, add, rxdata); }
  95. void fpga_if_spi_write_data_02(uint32_t add, uint32_t txdata, uint32_t *rxdata) {
  96. xSemaphoreTakeRecursive(m_spilock, portMAX_DELAY);
  97. xs_gpio_write(&spi2_cs, false);
  98. _fpga_if_spi_write_data(fpga_if.spi2, add, txdata, rxdata);
  99. xs_gpio_write(&spi2_cs, true);
  100. xs_delay_us(1);
  101. xs_gpio_write(&spi2_cs, false);
  102. _fpga_if_spi_read_data(fpga_if.spi2, add, rxdata);
  103. xs_gpio_write(&spi2_cs, true);
  104. xSemaphoreGiveRecursive(m_spilock);
  105. }
  106. void fpga_if_spi_read_data_02(uint32_t add, uint32_t *rxdata) {
  107. xSemaphoreTakeRecursive(m_spilock, portMAX_DELAY);
  108. xs_gpio_write(&spi2_cs, false);
  109. _fpga_if_spi_read_data(fpga_if.spi2, add, rxdata);
  110. xs_gpio_write(&spi2_cs, true);
  111. xSemaphoreGiveRecursive(m_spilock);
  112. }
  113. fpga_if_t *fpga_if_get_instance() { return &fpga_if; }