You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

1443 lines
67 KiB

12 months ago
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_dac.h
  4. * @author MCD Application Team
  5. * @brief Header file of DAC LL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. /* Define to prevent recursive inclusion -------------------------------------*/
  19. #ifndef STM32F4xx_LL_DAC_H
  20. #define STM32F4xx_LL_DAC_H
  21. #ifdef __cplusplus
  22. extern "C" {
  23. #endif
  24. /* Includes ------------------------------------------------------------------*/
  25. #include "stm32f4xx.h"
  26. /** @addtogroup STM32F4xx_LL_Driver
  27. * @{
  28. */
  29. #if defined(DAC)
  30. /** @defgroup DAC_LL DAC
  31. * @{
  32. */
  33. /* Private types -------------------------------------------------------------*/
  34. /* Private variables ---------------------------------------------------------*/
  35. /* Private constants ---------------------------------------------------------*/
  36. /** @defgroup DAC_LL_Private_Constants DAC Private Constants
  37. * @{
  38. */
  39. /* Internal masks for DAC channels definition */
  40. /* To select into literal LL_DAC_CHANNEL_x the relevant bits for: */
  41. /* - channel bits position into registers CR, MCR, CCR, SHHR, SHRR */
  42. /* - channel bits position into register SWTRIG */
  43. /* - channel register offset of data holding register DHRx */
  44. /* - channel register offset of data output register DORx */
  45. #define DAC_CR_CH1_BITOFFSET 0UL /* Position of channel bits into registers
  46. CR, MCR, CCR, SHHR, SHRR of channel 1 */
  47. #if defined(DAC_CHANNEL2_SUPPORT)
  48. #define DAC_CR_CH2_BITOFFSET 16UL /* Position of channel bits into registers
  49. CR, MCR, CCR, SHHR, SHRR of channel 2 */
  50. #define DAC_CR_CHX_BITOFFSET_MASK (DAC_CR_CH1_BITOFFSET | DAC_CR_CH2_BITOFFSET)
  51. #else
  52. #define DAC_CR_CHX_BITOFFSET_MASK (DAC_CR_CH1_BITOFFSET)
  53. #endif /* DAC_CHANNEL2_SUPPORT */
  54. #define DAC_SWTR_CH1 (DAC_SWTRIGR_SWTRIG1) /* Channel bit into register SWTRIGR of channel 1. */
  55. #if defined(DAC_CHANNEL2_SUPPORT)
  56. #define DAC_SWTR_CH2 (DAC_SWTRIGR_SWTRIG2) /* Channel bit into register SWTRIGR of channel 2. */
  57. #define DAC_SWTR_CHX_MASK (DAC_SWTR_CH1 | DAC_SWTR_CH2)
  58. #else
  59. #define DAC_SWTR_CHX_MASK (DAC_SWTR_CH1)
  60. #endif /* DAC_CHANNEL2_SUPPORT */
  61. #define DAC_REG_DHR12R1_REGOFFSET 0x00000000UL /* Register DHR12Rx channel 1 taken as reference */
  62. #define DAC_REG_DHR12L1_REGOFFSET 0x00100000UL /* Register offset of DHR12Lx channel 1 versus
  63. DHR12Rx channel 1 (shifted left of 20 bits) */
  64. #define DAC_REG_DHR8R1_REGOFFSET 0x02000000UL /* Register offset of DHR8Rx channel 1 versus
  65. DHR12Rx channel 1 (shifted left of 24 bits) */
  66. #if defined(DAC_CHANNEL2_SUPPORT)
  67. #define DAC_REG_DHR12R2_REGOFFSET 0x00030000UL /* Register offset of DHR12Rx channel 2 versus
  68. DHR12Rx channel 1 (shifted left of 16 bits) */
  69. #define DAC_REG_DHR12L2_REGOFFSET 0x00400000UL /* Register offset of DHR12Lx channel 2 versus
  70. DHR12Rx channel 1 (shifted left of 20 bits) */
  71. #define DAC_REG_DHR8R2_REGOFFSET 0x05000000UL /* Register offset of DHR8Rx channel 2 versus
  72. DHR12Rx channel 1 (shifted left of 24 bits) */
  73. #endif /* DAC_CHANNEL2_SUPPORT */
  74. #define DAC_REG_DHR12RX_REGOFFSET_MASK 0x000F0000UL
  75. #define DAC_REG_DHR12LX_REGOFFSET_MASK 0x00F00000UL
  76. #define DAC_REG_DHR8RX_REGOFFSET_MASK 0x0F000000UL
  77. #define DAC_REG_DHRX_REGOFFSET_MASK (DAC_REG_DHR12RX_REGOFFSET_MASK\
  78. | DAC_REG_DHR12LX_REGOFFSET_MASK | DAC_REG_DHR8RX_REGOFFSET_MASK)
  79. #define DAC_REG_DOR1_REGOFFSET 0x00000000UL /* Register DORx channel 1 taken as reference */
  80. #if defined(DAC_CHANNEL2_SUPPORT)
  81. #define DAC_REG_DOR2_REGOFFSET 0x10000000UL /* Register offset of DORx channel 1 versus
  82. DORx channel 2 (shifted left of 28 bits) */
  83. #define DAC_REG_DORX_REGOFFSET_MASK (DAC_REG_DOR1_REGOFFSET | DAC_REG_DOR2_REGOFFSET)
  84. #endif /* DAC_CHANNEL2_SUPPORT */
  85. #define DAC_REG_DHR_REGOFFSET_MASK_POSBIT0 0x0000000FUL /* Mask of data hold registers offset (DHR12Rx,
  86. DHR12Lx, DHR8Rx, ...) when shifted to position 0 */
  87. #define DAC_REG_DORX_REGOFFSET_MASK_POSBIT0 0x00000001UL /* Mask of DORx registers offset when shifted
  88. to position 0 */
  89. #define DAC_REG_SHSRX_REGOFFSET_MASK_POSBIT0 0x00000001UL /* Mask of SHSRx registers offset when shifted
  90. to position 0 */
  91. #define DAC_REG_DHR12RX_REGOFFSET_BITOFFSET_POS 16UL /* Position of bits register offset of DHR12Rx
  92. channel 1 or 2 versus DHR12Rx channel 1
  93. (shifted left of 16 bits) */
  94. #define DAC_REG_DHR12LX_REGOFFSET_BITOFFSET_POS 20UL /* Position of bits register offset of DHR12Lx
  95. channel 1 or 2 versus DHR12Rx channel 1
  96. (shifted left of 20 bits) */
  97. #define DAC_REG_DHR8RX_REGOFFSET_BITOFFSET_POS 24UL /* Position of bits register offset of DHR8Rx
  98. channel 1 or 2 versus DHR12Rx channel 1
  99. (shifted left of 24 bits) */
  100. #define DAC_REG_DORX_REGOFFSET_BITOFFSET_POS 28UL /* Position of bits register offset of DORx
  101. channel 1 or 2 versus DORx channel 1
  102. (shifted left of 28 bits) */
  103. /* DAC registers bits positions */
  104. #if defined(DAC_CHANNEL2_SUPPORT)
  105. #define DAC_DHR12RD_DACC2DHR_BITOFFSET_POS DAC_DHR12RD_DACC2DHR_Pos
  106. #define DAC_DHR12LD_DACC2DHR_BITOFFSET_POS DAC_DHR12LD_DACC2DHR_Pos
  107. #define DAC_DHR8RD_DACC2DHR_BITOFFSET_POS DAC_DHR8RD_DACC2DHR_Pos
  108. #endif /* DAC_CHANNEL2_SUPPORT */
  109. /* Miscellaneous data */
  110. #define DAC_DIGITAL_SCALE_12BITS 4095UL /* Full-scale digital value with a resolution of 12
  111. bits (voltage range determined by analog voltage
  112. references Vref+ and Vref-, refer to reference manual) */
  113. /**
  114. * @}
  115. */
  116. /* Private macros ------------------------------------------------------------*/
  117. /** @defgroup DAC_LL_Private_Macros DAC Private Macros
  118. * @{
  119. */
  120. /**
  121. * @brief Driver macro reserved for internal use: set a pointer to
  122. * a register from a register basis from which an offset
  123. * is applied.
  124. * @param __REG__ Register basis from which the offset is applied.
  125. * @param __REG_OFFFSET__ Offset to be applied (unit: number of registers).
  126. * @retval Pointer to register address
  127. */
  128. #define __DAC_PTR_REG_OFFSET(__REG__, __REG_OFFFSET__) \
  129. ((uint32_t *)((uint32_t) ((uint32_t)(&(__REG__)) + ((__REG_OFFFSET__) << 2UL))))
  130. /**
  131. * @}
  132. */
  133. /* Exported types ------------------------------------------------------------*/
  134. #if defined(USE_FULL_LL_DRIVER)
  135. /** @defgroup DAC_LL_ES_INIT DAC Exported Init structure
  136. * @{
  137. */
  138. /**
  139. * @brief Structure definition of some features of DAC instance.
  140. */
  141. typedef struct
  142. {
  143. uint32_t TriggerSource; /*!< Set the conversion trigger source for the selected DAC channel:
  144. internal (SW start) or from external peripheral
  145. (timer event, external interrupt line).
  146. This parameter can be a value of @ref DAC_LL_EC_TRIGGER_SOURCE
  147. This feature can be modified afterwards using unitary
  148. function @ref LL_DAC_SetTriggerSource(). */
  149. uint32_t WaveAutoGeneration; /*!< Set the waveform automatic generation mode for the selected DAC channel.
  150. This parameter can be a value of @ref DAC_LL_EC_WAVE_AUTO_GENERATION_MODE
  151. This feature can be modified afterwards using unitary
  152. function @ref LL_DAC_SetWaveAutoGeneration(). */
  153. uint32_t WaveAutoGenerationConfig; /*!< Set the waveform automatic generation mode for the selected DAC channel.
  154. If waveform automatic generation mode is set to noise, this parameter
  155. can be a value of @ref DAC_LL_EC_WAVE_NOISE_LFSR_UNMASK_BITS
  156. If waveform automatic generation mode is set to triangle,
  157. this parameter can be a value of @ref DAC_LL_EC_WAVE_TRIANGLE_AMPLITUDE
  158. @note If waveform automatic generation mode is disabled,
  159. this parameter is discarded.
  160. This feature can be modified afterwards using unitary
  161. function @ref LL_DAC_SetWaveNoiseLFSR(),
  162. @ref LL_DAC_SetWaveTriangleAmplitude()
  163. depending on the wave automatic generation selected. */
  164. uint32_t OutputBuffer; /*!< Set the output buffer for the selected DAC channel.
  165. This parameter can be a value of @ref DAC_LL_EC_OUTPUT_BUFFER
  166. This feature can be modified afterwards using unitary
  167. function @ref LL_DAC_SetOutputBuffer(). */
  168. } LL_DAC_InitTypeDef;
  169. /**
  170. * @}
  171. */
  172. #endif /* USE_FULL_LL_DRIVER */
  173. /* Exported constants --------------------------------------------------------*/
  174. /** @defgroup DAC_LL_Exported_Constants DAC Exported Constants
  175. * @{
  176. */
  177. /** @defgroup DAC_LL_EC_GET_FLAG DAC flags
  178. * @brief Flags defines which can be used with LL_DAC_ReadReg function
  179. * @{
  180. */
  181. /* DAC channel 1 flags */
  182. #define LL_DAC_FLAG_DMAUDR1 (DAC_SR_DMAUDR1) /*!< DAC channel 1 flag DMA underrun */
  183. #if defined(DAC_CHANNEL2_SUPPORT)
  184. /* DAC channel 2 flags */
  185. #define LL_DAC_FLAG_DMAUDR2 (DAC_SR_DMAUDR2) /*!< DAC channel 2 flag DMA underrun */
  186. #endif /* DAC_CHANNEL2_SUPPORT */
  187. /**
  188. * @}
  189. */
  190. /** @defgroup DAC_LL_EC_IT DAC interruptions
  191. * @brief IT defines which can be used with LL_DAC_ReadReg and LL_DAC_WriteReg functions
  192. * @{
  193. */
  194. #define LL_DAC_IT_DMAUDRIE1 (DAC_CR_DMAUDRIE1) /*!< DAC channel 1 interruption DMA underrun */
  195. #if defined(DAC_CHANNEL2_SUPPORT)
  196. #define LL_DAC_IT_DMAUDRIE2 (DAC_CR_DMAUDRIE2) /*!< DAC channel 2 interruption DMA underrun */
  197. #endif /* DAC_CHANNEL2_SUPPORT */
  198. /**
  199. * @}
  200. */
  201. /** @defgroup DAC_LL_EC_CHANNEL DAC channels
  202. * @{
  203. */
  204. #define LL_DAC_CHANNEL_1 (DAC_REG_DOR1_REGOFFSET | DAC_REG_DHR12R1_REGOFFSET | DAC_REG_DHR12L1_REGOFFSET | DAC_REG_DHR8R1_REGOFFSET | DAC_CR_CH1_BITOFFSET | DAC_SWTR_CH1) /*!< DAC channel 1 */
  205. #if defined(DAC_CHANNEL2_SUPPORT)
  206. #define LL_DAC_CHANNEL_2 (DAC_REG_DOR2_REGOFFSET | DAC_REG_DHR12R2_REGOFFSET | DAC_REG_DHR12L2_REGOFFSET | DAC_REG_DHR8R2_REGOFFSET | DAC_CR_CH2_BITOFFSET | DAC_SWTR_CH2) /*!< DAC channel 2 */
  207. #endif /* DAC_CHANNEL2_SUPPORT */
  208. /**
  209. * @}
  210. */
  211. /** @defgroup DAC_LL_EC_TRIGGER_SOURCE DAC trigger source
  212. * @{
  213. */
  214. #define LL_DAC_TRIG_SOFTWARE (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0) /*!< DAC channel conversion trigger internal (SW start) */
  215. #define LL_DAC_TRIG_EXT_TIM2_TRGO (DAC_CR_TSEL1_2 ) /*!< DAC channel conversion trigger from external peripheral: TIM2 TRGO. */
  216. #define LL_DAC_TRIG_EXT_TIM8_TRGO ( DAC_CR_TSEL1_0) /*!< DAC channel conversion trigger from external peripheral: TIM8 TRGO. */
  217. #define LL_DAC_TRIG_EXT_TIM4_TRGO (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_0) /*!< DAC channel conversion trigger from external peripheral: TIM4 TRGO. */
  218. #define LL_DAC_TRIG_EXT_TIM6_TRGO 0x00000000UL /*!< DAC channel conversion trigger from external peripheral: TIM6 TRGO. */
  219. #define LL_DAC_TRIG_EXT_TIM7_TRGO ( DAC_CR_TSEL1_1 ) /*!< DAC channel conversion trigger from external peripheral: TIM7 TRGO. */
  220. #define LL_DAC_TRIG_EXT_TIM5_TRGO ( DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0) /*!< DAC channel conversion trigger from external peripheral: TIM5 TRGO. */
  221. #define LL_DAC_TRIG_EXT_EXTI_LINE9 (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 ) /*!< DAC channel conversion trigger from external peripheral: external interrupt line 9. */
  222. /**
  223. * @}
  224. */
  225. /** @defgroup DAC_LL_EC_WAVE_AUTO_GENERATION_MODE DAC waveform automatic generation mode
  226. * @{
  227. */
  228. #define LL_DAC_WAVE_AUTO_GENERATION_NONE 0x00000000UL /*!< DAC channel wave auto generation mode disabled. */
  229. #define LL_DAC_WAVE_AUTO_GENERATION_NOISE ( DAC_CR_WAVE1_0) /*!< DAC channel wave auto generation mode enabled, set generated noise waveform. */
  230. #define LL_DAC_WAVE_AUTO_GENERATION_TRIANGLE (DAC_CR_WAVE1_1 ) /*!< DAC channel wave auto generation mode enabled, set generated triangle waveform. */
  231. /**
  232. * @}
  233. */
  234. /** @defgroup DAC_LL_EC_WAVE_NOISE_LFSR_UNMASK_BITS DAC wave generation - Noise LFSR unmask bits
  235. * @{
  236. */
  237. #define LL_DAC_NOISE_LFSR_UNMASK_BIT0 0x00000000UL /*!< Noise wave generation, unmask LFSR bit0, for the selected DAC channel */
  238. #define LL_DAC_NOISE_LFSR_UNMASK_BITS1_0 ( DAC_CR_MAMP1_0) /*!< Noise wave generation, unmask LFSR bits[1:0], for the selected DAC channel */
  239. #define LL_DAC_NOISE_LFSR_UNMASK_BITS2_0 ( DAC_CR_MAMP1_1 ) /*!< Noise wave generation, unmask LFSR bits[2:0], for the selected DAC channel */
  240. #define LL_DAC_NOISE_LFSR_UNMASK_BITS3_0 ( DAC_CR_MAMP1_1 | DAC_CR_MAMP1_0) /*!< Noise wave generation, unmask LFSR bits[3:0], for the selected DAC channel */
  241. #define LL_DAC_NOISE_LFSR_UNMASK_BITS4_0 ( DAC_CR_MAMP1_2 ) /*!< Noise wave generation, unmask LFSR bits[4:0], for the selected DAC channel */
  242. #define LL_DAC_NOISE_LFSR_UNMASK_BITS5_0 ( DAC_CR_MAMP1_2 | DAC_CR_MAMP1_0) /*!< Noise wave generation, unmask LFSR bits[5:0], for the selected DAC channel */
  243. #define LL_DAC_NOISE_LFSR_UNMASK_BITS6_0 ( DAC_CR_MAMP1_2 | DAC_CR_MAMP1_1 ) /*!< Noise wave generation, unmask LFSR bits[6:0], for the selected DAC channel */
  244. #define LL_DAC_NOISE_LFSR_UNMASK_BITS7_0 ( DAC_CR_MAMP1_2 | DAC_CR_MAMP1_1 | DAC_CR_MAMP1_0) /*!< Noise wave generation, unmask LFSR bits[7:0], for the selected DAC channel */
  245. #define LL_DAC_NOISE_LFSR_UNMASK_BITS8_0 (DAC_CR_MAMP1_3 ) /*!< Noise wave generation, unmask LFSR bits[8:0], for the selected DAC channel */
  246. #define LL_DAC_NOISE_LFSR_UNMASK_BITS9_0 (DAC_CR_MAMP1_3 | DAC_CR_MAMP1_0) /*!< Noise wave generation, unmask LFSR bits[9:0], for the selected DAC channel */
  247. #define LL_DAC_NOISE_LFSR_UNMASK_BITS10_0 (DAC_CR_MAMP1_3 | DAC_CR_MAMP1_1 ) /*!< Noise wave generation, unmask LFSR bits[10:0], for the selected DAC channel */
  248. #define LL_DAC_NOISE_LFSR_UNMASK_BITS11_0 (DAC_CR_MAMP1_3 | DAC_CR_MAMP1_1 | DAC_CR_MAMP1_0) /*!< Noise wave generation, unmask LFSR bits[11:0], for the selected DAC channel */
  249. /**
  250. * @}
  251. */
  252. /** @defgroup DAC_LL_EC_WAVE_TRIANGLE_AMPLITUDE DAC wave generation - Triangle amplitude
  253. * @{
  254. */
  255. #define LL_DAC_TRIANGLE_AMPLITUDE_1 0x00000000UL /*!< Triangle wave generation, amplitude of 1 LSB of DAC output range, for the selected DAC channel */
  256. #define LL_DAC_TRIANGLE_AMPLITUDE_3 ( DAC_CR_MAMP1_0) /*!< Triangle wave generation, amplitude of 3 LSB of DAC output range, for the selected DAC channel */
  257. #define LL_DAC_TRIANGLE_AMPLITUDE_7 ( DAC_CR_MAMP1_1 ) /*!< Triangle wave generation, amplitude of 7 LSB of DAC output range, for the selected DAC channel */
  258. #define LL_DAC_TRIANGLE_AMPLITUDE_15 ( DAC_CR_MAMP1_1 | DAC_CR_MAMP1_0) /*!< Triangle wave generation, amplitude of 15 LSB of DAC output range, for the selected DAC channel */
  259. #define LL_DAC_TRIANGLE_AMPLITUDE_31 ( DAC_CR_MAMP1_2 ) /*!< Triangle wave generation, amplitude of 31 LSB of DAC output range, for the selected DAC channel */
  260. #define LL_DAC_TRIANGLE_AMPLITUDE_63 ( DAC_CR_MAMP1_2 | DAC_CR_MAMP1_0) /*!< Triangle wave generation, amplitude of 63 LSB of DAC output range, for the selected DAC channel */
  261. #define LL_DAC_TRIANGLE_AMPLITUDE_127 ( DAC_CR_MAMP1_2 | DAC_CR_MAMP1_1 ) /*!< Triangle wave generation, amplitude of 127 LSB of DAC output range, for the selected DAC channel */
  262. #define LL_DAC_TRIANGLE_AMPLITUDE_255 ( DAC_CR_MAMP1_2 | DAC_CR_MAMP1_1 | DAC_CR_MAMP1_0) /*!< Triangle wave generation, amplitude of 255 LSB of DAC output range, for the selected DAC channel */
  263. #define LL_DAC_TRIANGLE_AMPLITUDE_511 (DAC_CR_MAMP1_3 ) /*!< Triangle wave generation, amplitude of 512 LSB of DAC output range, for the selected DAC channel */
  264. #define LL_DAC_TRIANGLE_AMPLITUDE_1023 (DAC_CR_MAMP1_3 | DAC_CR_MAMP1_0) /*!< Triangle wave generation, amplitude of 1023 LSB of DAC output range, for the selected DAC channel */
  265. #define LL_DAC_TRIANGLE_AMPLITUDE_2047 (DAC_CR_MAMP1_3 | DAC_CR_MAMP1_1 ) /*!< Triangle wave generation, amplitude of 2047 LSB of DAC output range, for the selected DAC channel */
  266. #define LL_DAC_TRIANGLE_AMPLITUDE_4095 (DAC_CR_MAMP1_3 | DAC_CR_MAMP1_1 | DAC_CR_MAMP1_0) /*!< Triangle wave generation, amplitude of 4095 LSB of DAC output range, for the selected DAC channel */
  267. /**
  268. * @}
  269. */
  270. /** @defgroup DAC_LL_EC_OUTPUT_BUFFER DAC channel output buffer
  271. * @{
  272. */
  273. #define LL_DAC_OUTPUT_BUFFER_ENABLE 0x00000000UL /*!< The selected DAC channel output is buffered: higher drive current capability, but also higher current consumption */
  274. #define LL_DAC_OUTPUT_BUFFER_DISABLE (DAC_CR_BOFF1) /*!< The selected DAC channel output is not buffered: lower drive current capability, but also lower current consumption */
  275. /**
  276. * @}
  277. */
  278. /** @defgroup DAC_LL_EC_RESOLUTION DAC channel output resolution
  279. * @{
  280. */
  281. #define LL_DAC_RESOLUTION_12B 0x00000000UL /*!< DAC channel resolution 12 bits */
  282. #define LL_DAC_RESOLUTION_8B 0x00000002UL /*!< DAC channel resolution 8 bits */
  283. /**
  284. * @}
  285. */
  286. /** @defgroup DAC_LL_EC_REGISTERS DAC registers compliant with specific purpose
  287. * @{
  288. */
  289. /* List of DAC registers intended to be used (most commonly) with */
  290. /* DMA transfer. */
  291. /* Refer to function @ref LL_DAC_DMA_GetRegAddr(). */
  292. #define LL_DAC_DMA_REG_DATA_12BITS_RIGHT_ALIGNED DAC_REG_DHR12RX_REGOFFSET_BITOFFSET_POS /*!< DAC channel data holding register 12 bits right aligned */
  293. #define LL_DAC_DMA_REG_DATA_12BITS_LEFT_ALIGNED DAC_REG_DHR12LX_REGOFFSET_BITOFFSET_POS /*!< DAC channel data holding register 12 bits left aligned */
  294. #define LL_DAC_DMA_REG_DATA_8BITS_RIGHT_ALIGNED DAC_REG_DHR8RX_REGOFFSET_BITOFFSET_POS /*!< DAC channel data holding register 8 bits right aligned */
  295. /**
  296. * @}
  297. */
  298. /** @defgroup DAC_LL_EC_HW_DELAYS Definitions of DAC hardware constraints delays
  299. * @note Only DAC peripheral HW delays are defined in DAC LL driver driver,
  300. * not timeout values.
  301. * For details on delays values, refer to descriptions in source code
  302. * above each literal definition.
  303. * @{
  304. */
  305. /* Delay for DAC channel voltage settling time from DAC channel startup */
  306. /* (transition from disable to enable). */
  307. /* Note: DAC channel startup time depends on board application environment: */
  308. /* impedance connected to DAC channel output. */
  309. /* The delay below is specified under conditions: */
  310. /* - voltage maximum transition (lowest to highest value) */
  311. /* - until voltage reaches final value +-1LSB */
  312. /* - DAC channel output buffer enabled */
  313. /* - load impedance of 5kOhm (min), 50pF (max) */
  314. /* Literal set to maximum value (refer to device datasheet, */
  315. /* parameter "tWAKEUP"). */
  316. /* Unit: us */
  317. #define LL_DAC_DELAY_STARTUP_VOLTAGE_SETTLING_US 15UL /*!< Delay for DAC channel voltage settling time from DAC channel startup (transition from disable to enable) */
  318. /* Delay for DAC channel voltage settling time. */
  319. /* Note: DAC channel startup time depends on board application environment: */
  320. /* impedance connected to DAC channel output. */
  321. /* The delay below is specified under conditions: */
  322. /* - voltage maximum transition (lowest to highest value) */
  323. /* - until voltage reaches final value +-1LSB */
  324. /* - DAC channel output buffer enabled */
  325. /* - load impedance of 5kOhm min, 50pF max */
  326. /* Literal set to maximum value (refer to device datasheet, */
  327. /* parameter "tSETTLING"). */
  328. /* Unit: us */
  329. #define LL_DAC_DELAY_VOLTAGE_SETTLING_US 12UL /*!< Delay for DAC channel voltage settling time */
  330. /**
  331. * @}
  332. */
  333. /**
  334. * @}
  335. */
  336. /* Exported macro ------------------------------------------------------------*/
  337. /** @defgroup DAC_LL_Exported_Macros DAC Exported Macros
  338. * @{
  339. */
  340. /** @defgroup DAC_LL_EM_WRITE_READ Common write and read registers macros
  341. * @{
  342. */
  343. /**
  344. * @brief Write a value in DAC register
  345. * @param __INSTANCE__ DAC Instance
  346. * @param __REG__ Register to be written
  347. * @param __VALUE__ Value to be written in the register
  348. * @retval None
  349. */
  350. #define LL_DAC_WriteReg(__INSTANCE__, __REG__, __VALUE__) WRITE_REG(__INSTANCE__->__REG__, (__VALUE__))
  351. /**
  352. * @brief Read a value in DAC register
  353. * @param __INSTANCE__ DAC Instance
  354. * @param __REG__ Register to be read
  355. * @retval Register value
  356. */
  357. #define LL_DAC_ReadReg(__INSTANCE__, __REG__) READ_REG(__INSTANCE__->__REG__)
  358. /**
  359. * @}
  360. */
  361. /** @defgroup DAC_LL_EM_HELPER_MACRO DAC helper macro
  362. * @{
  363. */
  364. /**
  365. * @brief Helper macro to get DAC channel number in decimal format
  366. * from literals LL_DAC_CHANNEL_x.
  367. * Example:
  368. * __LL_DAC_CHANNEL_TO_DECIMAL_NB(LL_DAC_CHANNEL_1)
  369. * will return decimal number "1".
  370. * @note The input can be a value from functions where a channel
  371. * number is returned.
  372. * @param __CHANNEL__ This parameter can be one of the following values:
  373. * @arg @ref LL_DAC_CHANNEL_1
  374. * @arg @ref LL_DAC_CHANNEL_2 (1)
  375. *
  376. * (1) On this STM32 series, parameter not available on all devices.
  377. * Refer to device datasheet for channels availability.
  378. * @retval 1...2 (value "2" depending on DAC channel 2 availability)
  379. */
  380. #define __LL_DAC_CHANNEL_TO_DECIMAL_NB(__CHANNEL__) \
  381. ((__CHANNEL__) & DAC_SWTR_CHX_MASK)
  382. /**
  383. * @brief Helper macro to get DAC channel in literal format LL_DAC_CHANNEL_x
  384. * from number in decimal format.
  385. * Example:
  386. * __LL_DAC_DECIMAL_NB_TO_CHANNEL(1)
  387. * will return a data equivalent to "LL_DAC_CHANNEL_1".
  388. * @note If the input parameter does not correspond to a DAC channel,
  389. * this macro returns value '0'.
  390. * @param __DECIMAL_NB__ 1...2 (value "2" depending on DAC channel 2 availability)
  391. * @retval Returned value can be one of the following values:
  392. * @arg @ref LL_DAC_CHANNEL_1
  393. * @arg @ref LL_DAC_CHANNEL_2 (1)
  394. *
  395. * (1) On this STM32 series, parameter not available on all devices.
  396. * Refer to device datasheet for channels availability.
  397. */
  398. #if defined(DAC_CHANNEL2_SUPPORT)
  399. #define __LL_DAC_DECIMAL_NB_TO_CHANNEL(__DECIMAL_NB__) \
  400. (((__DECIMAL_NB__) == 1UL) \
  401. ? (LL_DAC_CHANNEL_1) \
  402. : \
  403. (((__DECIMAL_NB__) == 2UL) \
  404. ? (LL_DAC_CHANNEL_2) \
  405. : \
  406. (0UL) \
  407. ) \
  408. )
  409. #else
  410. #define __LL_DAC_DECIMAL_NB_TO_CHANNEL(__DECIMAL_NB__) \
  411. (((__DECIMAL_NB__) == 1UL) \
  412. ? (LL_DAC_CHANNEL_1) \
  413. : \
  414. (0UL) \
  415. )
  416. #endif /* DAC_CHANNEL2_SUPPORT */
  417. /**
  418. * @brief Helper macro to define the DAC conversion data full-scale digital
  419. * value corresponding to the selected DAC resolution.
  420. * @note DAC conversion data full-scale corresponds to voltage range
  421. * determined by analog voltage references Vref+ and Vref-
  422. * (refer to reference manual).
  423. * @param __DAC_RESOLUTION__ This parameter can be one of the following values:
  424. * @arg @ref LL_DAC_RESOLUTION_12B
  425. * @arg @ref LL_DAC_RESOLUTION_8B
  426. * @retval ADC conversion data equivalent voltage value (unit: mVolt)
  427. */
  428. #define __LL_DAC_DIGITAL_SCALE(__DAC_RESOLUTION__) \
  429. ((0x00000FFFUL) >> ((__DAC_RESOLUTION__) << 1UL))
  430. /**
  431. * @brief Helper macro to calculate the DAC conversion data (unit: digital
  432. * value) corresponding to a voltage (unit: mVolt).
  433. * @note This helper macro is intended to provide input data in voltage
  434. * rather than digital value,
  435. * to be used with LL DAC functions such as
  436. * @ref LL_DAC_ConvertData12RightAligned().
  437. * @note Analog reference voltage (Vref+) must be either known from
  438. * user board environment or can be calculated using ADC measurement
  439. * and ADC helper macro __LL_ADC_CALC_VREFANALOG_VOLTAGE().
  440. * @param __VREFANALOG_VOLTAGE__ Analog reference voltage (unit: mV)
  441. * @param __DAC_VOLTAGE__ Voltage to be generated by DAC channel
  442. * (unit: mVolt).
  443. * @param __DAC_RESOLUTION__ This parameter can be one of the following values:
  444. * @arg @ref LL_DAC_RESOLUTION_12B
  445. * @arg @ref LL_DAC_RESOLUTION_8B
  446. * @retval DAC conversion data (unit: digital value)
  447. */
  448. #define __LL_DAC_CALC_VOLTAGE_TO_DATA(__VREFANALOG_VOLTAGE__, __DAC_VOLTAGE__, __DAC_RESOLUTION__) \
  449. ((__DAC_VOLTAGE__) * __LL_DAC_DIGITAL_SCALE(__DAC_RESOLUTION__) \
  450. / (__VREFANALOG_VOLTAGE__) \
  451. )
  452. /**
  453. * @}
  454. */
  455. /**
  456. * @}
  457. */
  458. /* Exported functions --------------------------------------------------------*/
  459. /** @defgroup DAC_LL_Exported_Functions DAC Exported Functions
  460. * @{
  461. */
  462. /**
  463. * @brief Set the conversion trigger source for the selected DAC channel.
  464. * @note For conversion trigger source to be effective, DAC trigger
  465. * must be enabled using function @ref LL_DAC_EnableTrigger().
  466. * @note To set conversion trigger source, DAC channel must be disabled.
  467. * Otherwise, the setting is discarded.
  468. * @note Availability of parameters of trigger sources from timer
  469. * depends on timers availability on the selected device.
  470. * @rmtoll CR TSEL1 LL_DAC_SetTriggerSource\n
  471. * CR TSEL2 LL_DAC_SetTriggerSource
  472. * @param DACx DAC instance
  473. * @param DAC_Channel This parameter can be one of the following values:
  474. * @arg @ref LL_DAC_CHANNEL_1
  475. * @arg @ref LL_DAC_CHANNEL_2 (1)
  476. *
  477. * (1) On this STM32 series, parameter not available on all devices.
  478. * Refer to device datasheet for channels availability.
  479. * @param TriggerSource This parameter can be one of the following values:
  480. * @arg @ref LL_DAC_TRIG_SOFTWARE
  481. * @arg @ref LL_DAC_TRIG_EXT_TIM8_TRGO
  482. * @arg @ref LL_DAC_TRIG_EXT_TIM7_TRGO
  483. * @arg @ref LL_DAC_TRIG_EXT_TIM6_TRGO
  484. * @arg @ref LL_DAC_TRIG_EXT_TIM5_TRGO
  485. * @arg @ref LL_DAC_TRIG_EXT_TIM4_TRGO
  486. * @arg @ref LL_DAC_TRIG_EXT_TIM2_TRGO
  487. * @arg @ref LL_DAC_TRIG_EXT_EXTI_LINE9
  488. * @retval None
  489. */
  490. __STATIC_INLINE void LL_DAC_SetTriggerSource(DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t TriggerSource)
  491. {
  492. MODIFY_REG(DACx->CR,
  493. DAC_CR_TSEL1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK),
  494. TriggerSource << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  495. }
  496. /**
  497. * @brief Get the conversion trigger source for the selected DAC channel.
  498. * @note For conversion trigger source to be effective, DAC trigger
  499. * must be enabled using function @ref LL_DAC_EnableTrigger().
  500. * @note Availability of parameters of trigger sources from timer
  501. * depends on timers availability on the selected device.
  502. * @rmtoll CR TSEL1 LL_DAC_GetTriggerSource\n
  503. * CR TSEL2 LL_DAC_GetTriggerSource
  504. * @param DACx DAC instance
  505. * @param DAC_Channel This parameter can be one of the following values:
  506. * @arg @ref LL_DAC_CHANNEL_1
  507. * @arg @ref LL_DAC_CHANNEL_2 (1)
  508. *
  509. * (1) On this STM32 series, parameter not available on all devices.
  510. * Refer to device datasheet for channels availability.
  511. * @retval Returned value can be one of the following values:
  512. * @arg @ref LL_DAC_TRIG_SOFTWARE
  513. * @arg @ref LL_DAC_TRIG_EXT_TIM8_TRGO
  514. * @arg @ref LL_DAC_TRIG_EXT_TIM7_TRGO
  515. * @arg @ref LL_DAC_TRIG_EXT_TIM6_TRGO
  516. * @arg @ref LL_DAC_TRIG_EXT_TIM5_TRGO
  517. * @arg @ref LL_DAC_TRIG_EXT_TIM4_TRGO
  518. * @arg @ref LL_DAC_TRIG_EXT_TIM2_TRGO
  519. * @arg @ref LL_DAC_TRIG_EXT_EXTI_LINE9
  520. */
  521. __STATIC_INLINE uint32_t LL_DAC_GetTriggerSource(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  522. {
  523. return (uint32_t)(READ_BIT(DACx->CR, DAC_CR_TSEL1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  524. >> (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK)
  525. );
  526. }
  527. /**
  528. * @brief Set the waveform automatic generation mode
  529. * for the selected DAC channel.
  530. * @rmtoll CR WAVE1 LL_DAC_SetWaveAutoGeneration\n
  531. * CR WAVE2 LL_DAC_SetWaveAutoGeneration
  532. * @param DACx DAC instance
  533. * @param DAC_Channel This parameter can be one of the following values:
  534. * @arg @ref LL_DAC_CHANNEL_1
  535. * @arg @ref LL_DAC_CHANNEL_2 (1)
  536. *
  537. * (1) On this STM32 series, parameter not available on all devices.
  538. * Refer to device datasheet for channels availability.
  539. * @param WaveAutoGeneration This parameter can be one of the following values:
  540. * @arg @ref LL_DAC_WAVE_AUTO_GENERATION_NONE
  541. * @arg @ref LL_DAC_WAVE_AUTO_GENERATION_NOISE
  542. * @arg @ref LL_DAC_WAVE_AUTO_GENERATION_TRIANGLE
  543. * @retval None
  544. */
  545. __STATIC_INLINE void LL_DAC_SetWaveAutoGeneration(DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t WaveAutoGeneration)
  546. {
  547. MODIFY_REG(DACx->CR,
  548. DAC_CR_WAVE1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK),
  549. WaveAutoGeneration << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  550. }
  551. /**
  552. * @brief Get the waveform automatic generation mode
  553. * for the selected DAC channel.
  554. * @rmtoll CR WAVE1 LL_DAC_GetWaveAutoGeneration\n
  555. * CR WAVE2 LL_DAC_GetWaveAutoGeneration
  556. * @param DACx DAC instance
  557. * @param DAC_Channel This parameter can be one of the following values:
  558. * @arg @ref LL_DAC_CHANNEL_1
  559. * @arg @ref LL_DAC_CHANNEL_2 (1)
  560. *
  561. * (1) On this STM32 series, parameter not available on all devices.
  562. * Refer to device datasheet for channels availability.
  563. * @retval Returned value can be one of the following values:
  564. * @arg @ref LL_DAC_WAVE_AUTO_GENERATION_NONE
  565. * @arg @ref LL_DAC_WAVE_AUTO_GENERATION_NOISE
  566. * @arg @ref LL_DAC_WAVE_AUTO_GENERATION_TRIANGLE
  567. */
  568. __STATIC_INLINE uint32_t LL_DAC_GetWaveAutoGeneration(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  569. {
  570. return (uint32_t)(READ_BIT(DACx->CR, DAC_CR_WAVE1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  571. >> (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK)
  572. );
  573. }
  574. /**
  575. * @brief Set the noise waveform generation for the selected DAC channel:
  576. * Noise mode and parameters LFSR (linear feedback shift register).
  577. * @note For wave generation to be effective, DAC channel
  578. * wave generation mode must be enabled using
  579. * function @ref LL_DAC_SetWaveAutoGeneration().
  580. * @note This setting can be set when the selected DAC channel is disabled
  581. * (otherwise, the setting operation is ignored).
  582. * @rmtoll CR MAMP1 LL_DAC_SetWaveNoiseLFSR\n
  583. * CR MAMP2 LL_DAC_SetWaveNoiseLFSR
  584. * @param DACx DAC instance
  585. * @param DAC_Channel This parameter can be one of the following values:
  586. * @arg @ref LL_DAC_CHANNEL_1
  587. * @arg @ref LL_DAC_CHANNEL_2 (1)
  588. *
  589. * (1) On this STM32 series, parameter not available on all devices.
  590. * Refer to device datasheet for channels availability.
  591. * @param NoiseLFSRMask This parameter can be one of the following values:
  592. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BIT0
  593. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS1_0
  594. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS2_0
  595. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS3_0
  596. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS4_0
  597. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS5_0
  598. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS6_0
  599. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS7_0
  600. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS8_0
  601. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS9_0
  602. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS10_0
  603. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS11_0
  604. * @retval None
  605. */
  606. __STATIC_INLINE void LL_DAC_SetWaveNoiseLFSR(DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t NoiseLFSRMask)
  607. {
  608. MODIFY_REG(DACx->CR,
  609. DAC_CR_MAMP1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK),
  610. NoiseLFSRMask << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  611. }
  612. /**
  613. * @brief Get the noise waveform generation for the selected DAC channel:
  614. * Noise mode and parameters LFSR (linear feedback shift register).
  615. * @rmtoll CR MAMP1 LL_DAC_GetWaveNoiseLFSR\n
  616. * CR MAMP2 LL_DAC_GetWaveNoiseLFSR
  617. * @param DACx DAC instance
  618. * @param DAC_Channel This parameter can be one of the following values:
  619. * @arg @ref LL_DAC_CHANNEL_1
  620. * @arg @ref LL_DAC_CHANNEL_2 (1)
  621. *
  622. * (1) On this STM32 series, parameter not available on all devices.
  623. * Refer to device datasheet for channels availability.
  624. * @retval Returned value can be one of the following values:
  625. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BIT0
  626. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS1_0
  627. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS2_0
  628. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS3_0
  629. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS4_0
  630. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS5_0
  631. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS6_0
  632. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS7_0
  633. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS8_0
  634. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS9_0
  635. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS10_0
  636. * @arg @ref LL_DAC_NOISE_LFSR_UNMASK_BITS11_0
  637. */
  638. __STATIC_INLINE uint32_t LL_DAC_GetWaveNoiseLFSR(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  639. {
  640. return (uint32_t)(READ_BIT(DACx->CR, DAC_CR_MAMP1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  641. >> (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK)
  642. );
  643. }
  644. /**
  645. * @brief Set the triangle waveform generation for the selected DAC channel:
  646. * triangle mode and amplitude.
  647. * @note For wave generation to be effective, DAC channel
  648. * wave generation mode must be enabled using
  649. * function @ref LL_DAC_SetWaveAutoGeneration().
  650. * @note This setting can be set when the selected DAC channel is disabled
  651. * (otherwise, the setting operation is ignored).
  652. * @rmtoll CR MAMP1 LL_DAC_SetWaveTriangleAmplitude\n
  653. * CR MAMP2 LL_DAC_SetWaveTriangleAmplitude
  654. * @param DACx DAC instance
  655. * @param DAC_Channel This parameter can be one of the following values:
  656. * @arg @ref LL_DAC_CHANNEL_1
  657. * @arg @ref LL_DAC_CHANNEL_2 (1)
  658. *
  659. * (1) On this STM32 series, parameter not available on all devices.
  660. * Refer to device datasheet for channels availability.
  661. * @param TriangleAmplitude This parameter can be one of the following values:
  662. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_1
  663. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_3
  664. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_7
  665. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_15
  666. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_31
  667. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_63
  668. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_127
  669. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_255
  670. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_511
  671. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_1023
  672. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_2047
  673. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_4095
  674. * @retval None
  675. */
  676. __STATIC_INLINE void LL_DAC_SetWaveTriangleAmplitude(DAC_TypeDef *DACx, uint32_t DAC_Channel,
  677. uint32_t TriangleAmplitude)
  678. {
  679. MODIFY_REG(DACx->CR,
  680. DAC_CR_MAMP1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK),
  681. TriangleAmplitude << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  682. }
  683. /**
  684. * @brief Get the triangle waveform generation for the selected DAC channel:
  685. * triangle mode and amplitude.
  686. * @rmtoll CR MAMP1 LL_DAC_GetWaveTriangleAmplitude\n
  687. * CR MAMP2 LL_DAC_GetWaveTriangleAmplitude
  688. * @param DACx DAC instance
  689. * @param DAC_Channel This parameter can be one of the following values:
  690. * @arg @ref LL_DAC_CHANNEL_1
  691. * @arg @ref LL_DAC_CHANNEL_2 (1)
  692. *
  693. * (1) On this STM32 series, parameter not available on all devices.
  694. * Refer to device datasheet for channels availability.
  695. * @retval Returned value can be one of the following values:
  696. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_1
  697. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_3
  698. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_7
  699. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_15
  700. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_31
  701. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_63
  702. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_127
  703. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_255
  704. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_511
  705. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_1023
  706. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_2047
  707. * @arg @ref LL_DAC_TRIANGLE_AMPLITUDE_4095
  708. */
  709. __STATIC_INLINE uint32_t LL_DAC_GetWaveTriangleAmplitude(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  710. {
  711. return (uint32_t)(READ_BIT(DACx->CR, DAC_CR_MAMP1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  712. >> (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK)
  713. );
  714. }
  715. /**
  716. * @brief Set the output buffer for the selected DAC channel.
  717. * @rmtoll CR BOFF1 LL_DAC_SetOutputBuffer\n
  718. * CR BOFF2 LL_DAC_SetOutputBuffer
  719. * @param DACx DAC instance
  720. * @param DAC_Channel This parameter can be one of the following values:
  721. * @arg @ref LL_DAC_CHANNEL_1
  722. * @arg @ref LL_DAC_CHANNEL_2 (1)
  723. *
  724. * (1) On this STM32 series, parameter not available on all devices.
  725. * Refer to device datasheet for channels availability.
  726. * @param OutputBuffer This parameter can be one of the following values:
  727. * @arg @ref LL_DAC_OUTPUT_BUFFER_ENABLE
  728. * @arg @ref LL_DAC_OUTPUT_BUFFER_DISABLE
  729. * @retval None
  730. */
  731. __STATIC_INLINE void LL_DAC_SetOutputBuffer(DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t OutputBuffer)
  732. {
  733. MODIFY_REG(DACx->CR,
  734. DAC_CR_BOFF1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK),
  735. OutputBuffer << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  736. }
  737. /**
  738. * @brief Get the output buffer state for the selected DAC channel.
  739. * @rmtoll CR BOFF1 LL_DAC_GetOutputBuffer\n
  740. * CR BOFF2 LL_DAC_GetOutputBuffer
  741. * @param DACx DAC instance
  742. * @param DAC_Channel This parameter can be one of the following values:
  743. * @arg @ref LL_DAC_CHANNEL_1
  744. * @arg @ref LL_DAC_CHANNEL_2 (1)
  745. *
  746. * (1) On this STM32 series, parameter not available on all devices.
  747. * Refer to device datasheet for channels availability.
  748. * @retval Returned value can be one of the following values:
  749. * @arg @ref LL_DAC_OUTPUT_BUFFER_ENABLE
  750. * @arg @ref LL_DAC_OUTPUT_BUFFER_DISABLE
  751. */
  752. __STATIC_INLINE uint32_t LL_DAC_GetOutputBuffer(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  753. {
  754. return (uint32_t)(READ_BIT(DACx->CR, DAC_CR_BOFF1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  755. >> (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK)
  756. );
  757. }
  758. /**
  759. * @}
  760. */
  761. /** @defgroup DAC_LL_EF_DMA_Management DMA Management
  762. * @{
  763. */
  764. /**
  765. * @brief Enable DAC DMA transfer request of the selected channel.
  766. * @note To configure DMA source address (peripheral address),
  767. * use function @ref LL_DAC_DMA_GetRegAddr().
  768. * @rmtoll CR DMAEN1 LL_DAC_EnableDMAReq\n
  769. * CR DMAEN2 LL_DAC_EnableDMAReq
  770. * @param DACx DAC instance
  771. * @param DAC_Channel This parameter can be one of the following values:
  772. * @arg @ref LL_DAC_CHANNEL_1
  773. * @arg @ref LL_DAC_CHANNEL_2 (1)
  774. *
  775. * (1) On this STM32 series, parameter not available on all devices.
  776. * Refer to device datasheet for channels availability.
  777. * @retval None
  778. */
  779. __STATIC_INLINE void LL_DAC_EnableDMAReq(DAC_TypeDef *DACx, uint32_t DAC_Channel)
  780. {
  781. SET_BIT(DACx->CR,
  782. DAC_CR_DMAEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  783. }
  784. /**
  785. * @brief Disable DAC DMA transfer request of the selected channel.
  786. * @note To configure DMA source address (peripheral address),
  787. * use function @ref LL_DAC_DMA_GetRegAddr().
  788. * @rmtoll CR DMAEN1 LL_DAC_DisableDMAReq\n
  789. * CR DMAEN2 LL_DAC_DisableDMAReq
  790. * @param DACx DAC instance
  791. * @param DAC_Channel This parameter can be one of the following values:
  792. * @arg @ref LL_DAC_CHANNEL_1
  793. * @arg @ref LL_DAC_CHANNEL_2 (1)
  794. *
  795. * (1) On this STM32 series, parameter not available on all devices.
  796. * Refer to device datasheet for channels availability.
  797. * @retval None
  798. */
  799. __STATIC_INLINE void LL_DAC_DisableDMAReq(DAC_TypeDef *DACx, uint32_t DAC_Channel)
  800. {
  801. CLEAR_BIT(DACx->CR,
  802. DAC_CR_DMAEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  803. }
  804. /**
  805. * @brief Get DAC DMA transfer request state of the selected channel.
  806. * (0: DAC DMA transfer request is disabled, 1: DAC DMA transfer request is enabled)
  807. * @rmtoll CR DMAEN1 LL_DAC_IsDMAReqEnabled\n
  808. * CR DMAEN2 LL_DAC_IsDMAReqEnabled
  809. * @param DACx DAC instance
  810. * @param DAC_Channel This parameter can be one of the following values:
  811. * @arg @ref LL_DAC_CHANNEL_1
  812. * @arg @ref LL_DAC_CHANNEL_2 (1)
  813. *
  814. * (1) On this STM32 series, parameter not available on all devices.
  815. * Refer to device datasheet for channels availability.
  816. * @retval State of bit (1 or 0).
  817. */
  818. __STATIC_INLINE uint32_t LL_DAC_IsDMAReqEnabled(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  819. {
  820. return ((READ_BIT(DACx->CR,
  821. DAC_CR_DMAEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  822. == (DAC_CR_DMAEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))) ? 1UL : 0UL);
  823. }
  824. /**
  825. * @brief Function to help to configure DMA transfer to DAC: retrieve the
  826. * DAC register address from DAC instance and a list of DAC registers
  827. * intended to be used (most commonly) with DMA transfer.
  828. * @note These DAC registers are data holding registers:
  829. * when DAC conversion is requested, DAC generates a DMA transfer
  830. * request to have data available in DAC data holding registers.
  831. * @note This macro is intended to be used with LL DMA driver, refer to
  832. * function "LL_DMA_ConfigAddresses()".
  833. * Example:
  834. * LL_DMA_ConfigAddresses(DMA1,
  835. * LL_DMA_CHANNEL_1,
  836. * (uint32_t)&< array or variable >,
  837. * LL_DAC_DMA_GetRegAddr(DAC1, LL_DAC_CHANNEL_1,
  838. * LL_DAC_DMA_REG_DATA_12BITS_RIGHT_ALIGNED),
  839. * LL_DMA_DIRECTION_MEMORY_TO_PERIPH);
  840. * @rmtoll DHR12R1 DACC1DHR LL_DAC_DMA_GetRegAddr\n
  841. * DHR12L1 DACC1DHR LL_DAC_DMA_GetRegAddr\n
  842. * DHR8R1 DACC1DHR LL_DAC_DMA_GetRegAddr\n
  843. * DHR12R2 DACC2DHR LL_DAC_DMA_GetRegAddr\n
  844. * DHR12L2 DACC2DHR LL_DAC_DMA_GetRegAddr\n
  845. * DHR8R2 DACC2DHR LL_DAC_DMA_GetRegAddr
  846. * @param DACx DAC instance
  847. * @param DAC_Channel This parameter can be one of the following values:
  848. * @arg @ref LL_DAC_CHANNEL_1
  849. * @arg @ref LL_DAC_CHANNEL_2 (1)
  850. *
  851. * (1) On this STM32 series, parameter not available on all devices.
  852. * Refer to device datasheet for channels availability.
  853. * @param Register This parameter can be one of the following values:
  854. * @arg @ref LL_DAC_DMA_REG_DATA_12BITS_RIGHT_ALIGNED
  855. * @arg @ref LL_DAC_DMA_REG_DATA_12BITS_LEFT_ALIGNED
  856. * @arg @ref LL_DAC_DMA_REG_DATA_8BITS_RIGHT_ALIGNED
  857. * @retval DAC register address
  858. */
  859. __STATIC_INLINE uint32_t LL_DAC_DMA_GetRegAddr(const DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t Register)
  860. {
  861. /* Retrieve address of register DHR12Rx, DHR12Lx or DHR8Rx depending on */
  862. /* DAC channel selected. */
  863. return ((uint32_t)(__DAC_PTR_REG_OFFSET((DACx)->DHR12R1, ((DAC_Channel >> (Register & 0x1FUL))
  864. & DAC_REG_DHR_REGOFFSET_MASK_POSBIT0))));
  865. }
  866. /**
  867. * @}
  868. */
  869. /** @defgroup DAC_LL_EF_Operation Operation on DAC channels
  870. * @{
  871. */
  872. /**
  873. * @brief Enable DAC selected channel.
  874. * @rmtoll CR EN1 LL_DAC_Enable\n
  875. * CR EN2 LL_DAC_Enable
  876. * @note After enable from off state, DAC channel requires a delay
  877. * for output voltage to reach accuracy +/- 1 LSB.
  878. * Refer to device datasheet, parameter "tWAKEUP".
  879. * @param DACx DAC instance
  880. * @param DAC_Channel This parameter can be one of the following values:
  881. * @arg @ref LL_DAC_CHANNEL_1
  882. * @arg @ref LL_DAC_CHANNEL_2 (1)
  883. *
  884. * (1) On this STM32 series, parameter not available on all devices.
  885. * Refer to device datasheet for channels availability.
  886. * @retval None
  887. */
  888. __STATIC_INLINE void LL_DAC_Enable(DAC_TypeDef *DACx, uint32_t DAC_Channel)
  889. {
  890. SET_BIT(DACx->CR,
  891. DAC_CR_EN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  892. }
  893. /**
  894. * @brief Disable DAC selected channel.
  895. * @rmtoll CR EN1 LL_DAC_Disable\n
  896. * CR EN2 LL_DAC_Disable
  897. * @param DACx DAC instance
  898. * @param DAC_Channel This parameter can be one of the following values:
  899. * @arg @ref LL_DAC_CHANNEL_1
  900. * @arg @ref LL_DAC_CHANNEL_2 (1)
  901. *
  902. * (1) On this STM32 series, parameter not available on all devices.
  903. * Refer to device datasheet for channels availability.
  904. * @retval None
  905. */
  906. __STATIC_INLINE void LL_DAC_Disable(DAC_TypeDef *DACx, uint32_t DAC_Channel)
  907. {
  908. CLEAR_BIT(DACx->CR,
  909. DAC_CR_EN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  910. }
  911. /**
  912. * @brief Get DAC enable state of the selected channel.
  913. * (0: DAC channel is disabled, 1: DAC channel is enabled)
  914. * @rmtoll CR EN1 LL_DAC_IsEnabled\n
  915. * CR EN2 LL_DAC_IsEnabled
  916. * @param DACx DAC instance
  917. * @param DAC_Channel This parameter can be one of the following values:
  918. * @arg @ref LL_DAC_CHANNEL_1
  919. * @arg @ref LL_DAC_CHANNEL_2 (1)
  920. *
  921. * (1) On this STM32 series, parameter not available on all devices.
  922. * Refer to device datasheet for channels availability.
  923. * @retval State of bit (1 or 0).
  924. */
  925. __STATIC_INLINE uint32_t LL_DAC_IsEnabled(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  926. {
  927. return ((READ_BIT(DACx->CR,
  928. DAC_CR_EN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  929. == (DAC_CR_EN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))) ? 1UL : 0UL);
  930. }
  931. /**
  932. * @brief Enable DAC trigger of the selected channel.
  933. * @note - If DAC trigger is disabled, DAC conversion is performed
  934. * automatically once the data holding register is updated,
  935. * using functions "LL_DAC_ConvertData{8; 12}{Right; Left} Aligned()":
  936. * @ref LL_DAC_ConvertData12RightAligned(), ...
  937. * - If DAC trigger is enabled, DAC conversion is performed
  938. * only when a hardware of software trigger event is occurring.
  939. * Select trigger source using
  940. * function @ref LL_DAC_SetTriggerSource().
  941. * @rmtoll CR TEN1 LL_DAC_EnableTrigger\n
  942. * CR TEN2 LL_DAC_EnableTrigger
  943. * @param DACx DAC instance
  944. * @param DAC_Channel This parameter can be one of the following values:
  945. * @arg @ref LL_DAC_CHANNEL_1
  946. * @arg @ref LL_DAC_CHANNEL_2 (1)
  947. *
  948. * (1) On this STM32 series, parameter not available on all devices.
  949. * Refer to device datasheet for channels availability.
  950. * @retval None
  951. */
  952. __STATIC_INLINE void LL_DAC_EnableTrigger(DAC_TypeDef *DACx, uint32_t DAC_Channel)
  953. {
  954. SET_BIT(DACx->CR,
  955. DAC_CR_TEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  956. }
  957. /**
  958. * @brief Disable DAC trigger of the selected channel.
  959. * @rmtoll CR TEN1 LL_DAC_DisableTrigger\n
  960. * CR TEN2 LL_DAC_DisableTrigger
  961. * @param DACx DAC instance
  962. * @param DAC_Channel This parameter can be one of the following values:
  963. * @arg @ref LL_DAC_CHANNEL_1
  964. * @arg @ref LL_DAC_CHANNEL_2 (1)
  965. *
  966. * (1) On this STM32 series, parameter not available on all devices.
  967. * Refer to device datasheet for channels availability.
  968. * @retval None
  969. */
  970. __STATIC_INLINE void LL_DAC_DisableTrigger(DAC_TypeDef *DACx, uint32_t DAC_Channel)
  971. {
  972. CLEAR_BIT(DACx->CR,
  973. DAC_CR_TEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK));
  974. }
  975. /**
  976. * @brief Get DAC trigger state of the selected channel.
  977. * (0: DAC trigger is disabled, 1: DAC trigger is enabled)
  978. * @rmtoll CR TEN1 LL_DAC_IsTriggerEnabled\n
  979. * CR TEN2 LL_DAC_IsTriggerEnabled
  980. * @param DACx DAC instance
  981. * @param DAC_Channel This parameter can be one of the following values:
  982. * @arg @ref LL_DAC_CHANNEL_1
  983. * @arg @ref LL_DAC_CHANNEL_2 (1)
  984. *
  985. * (1) On this STM32 series, parameter not available on all devices.
  986. * Refer to device datasheet for channels availability.
  987. * @retval State of bit (1 or 0).
  988. */
  989. __STATIC_INLINE uint32_t LL_DAC_IsTriggerEnabled(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  990. {
  991. return ((READ_BIT(DACx->CR,
  992. DAC_CR_TEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))
  993. == (DAC_CR_TEN1 << (DAC_Channel & DAC_CR_CHX_BITOFFSET_MASK))) ? 1UL : 0UL);
  994. }
  995. /**
  996. * @brief Trig DAC conversion by software for the selected DAC channel.
  997. * @note Preliminarily, DAC trigger must be set to software trigger
  998. * using function
  999. * @ref LL_DAC_Init()
  1000. * @ref LL_DAC_SetTriggerSource()
  1001. * with parameter "LL_DAC_TRIGGER_SOFTWARE".
  1002. * and DAC trigger must be enabled using
  1003. * function @ref LL_DAC_EnableTrigger().
  1004. * @note For devices featuring DAC with 2 channels: this function
  1005. * can perform a SW start of both DAC channels simultaneously.
  1006. * Two channels can be selected as parameter.
  1007. * Example: (LL_DAC_CHANNEL_1 | LL_DAC_CHANNEL_2)
  1008. * @rmtoll SWTRIGR SWTRIG1 LL_DAC_TrigSWConversion\n
  1009. * SWTRIGR SWTRIG2 LL_DAC_TrigSWConversion
  1010. * @param DACx DAC instance
  1011. * @param DAC_Channel This parameter can a combination of the following values:
  1012. * @arg @ref LL_DAC_CHANNEL_1
  1013. * @arg @ref LL_DAC_CHANNEL_2 (1)
  1014. *
  1015. * (1) On this STM32 series, parameter not available on all devices.
  1016. * Refer to device datasheet for channels availability.
  1017. * @retval None
  1018. */
  1019. __STATIC_INLINE void LL_DAC_TrigSWConversion(DAC_TypeDef *DACx, uint32_t DAC_Channel)
  1020. {
  1021. SET_BIT(DACx->SWTRIGR,
  1022. (DAC_Channel & DAC_SWTR_CHX_MASK));
  1023. }
  1024. /**
  1025. * @brief Set the data to be loaded in the data holding register
  1026. * in format 12 bits left alignment (LSB aligned on bit 0),
  1027. * for the selected DAC channel.
  1028. * @rmtoll DHR12R1 DACC1DHR LL_DAC_ConvertData12RightAligned\n
  1029. * DHR12R2 DACC2DHR LL_DAC_ConvertData12RightAligned
  1030. * @param DACx DAC instance
  1031. * @param DAC_Channel This parameter can be one of the following values:
  1032. * @arg @ref LL_DAC_CHANNEL_1
  1033. * @arg @ref LL_DAC_CHANNEL_2 (1)
  1034. *
  1035. * (1) On this STM32 series, parameter not available on all devices.
  1036. * Refer to device datasheet for channels availability.
  1037. * @param Data Value between Min_Data=0x000 and Max_Data=0xFFF
  1038. * @retval None
  1039. */
  1040. __STATIC_INLINE void LL_DAC_ConvertData12RightAligned(DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t Data)
  1041. {
  1042. __IO uint32_t *preg = __DAC_PTR_REG_OFFSET(DACx->DHR12R1, (DAC_Channel >> DAC_REG_DHR12RX_REGOFFSET_BITOFFSET_POS)
  1043. & DAC_REG_DHR_REGOFFSET_MASK_POSBIT0);
  1044. MODIFY_REG(*preg, DAC_DHR12R1_DACC1DHR, Data);
  1045. }
  1046. /**
  1047. * @brief Set the data to be loaded in the data holding register
  1048. * in format 12 bits left alignment (MSB aligned on bit 15),
  1049. * for the selected DAC channel.
  1050. * @rmtoll DHR12L1 DACC1DHR LL_DAC_ConvertData12LeftAligned\n
  1051. * DHR12L2 DACC2DHR LL_DAC_ConvertData12LeftAligned
  1052. * @param DACx DAC instance
  1053. * @param DAC_Channel This parameter can be one of the following values:
  1054. * @arg @ref LL_DAC_CHANNEL_1
  1055. * @arg @ref LL_DAC_CHANNEL_2 (1)
  1056. *
  1057. * (1) On this STM32 series, parameter not available on all devices.
  1058. * Refer to device datasheet for channels availability.
  1059. * @param Data Value between Min_Data=0x000 and Max_Data=0xFFF
  1060. * @retval None
  1061. */
  1062. __STATIC_INLINE void LL_DAC_ConvertData12LeftAligned(DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t Data)
  1063. {
  1064. __IO uint32_t *preg = __DAC_PTR_REG_OFFSET(DACx->DHR12R1, (DAC_Channel >> DAC_REG_DHR12LX_REGOFFSET_BITOFFSET_POS)
  1065. & DAC_REG_DHR_REGOFFSET_MASK_POSBIT0);
  1066. MODIFY_REG(*preg, DAC_DHR12L1_DACC1DHR, Data);
  1067. }
  1068. /**
  1069. * @brief Set the data to be loaded in the data holding register
  1070. * in format 8 bits left alignment (LSB aligned on bit 0),
  1071. * for the selected DAC channel.
  1072. * @rmtoll DHR8R1 DACC1DHR LL_DAC_ConvertData8RightAligned\n
  1073. * DHR8R2 DACC2DHR LL_DAC_ConvertData8RightAligned
  1074. * @param DACx DAC instance
  1075. * @param DAC_Channel This parameter can be one of the following values:
  1076. * @arg @ref LL_DAC_CHANNEL_1
  1077. * @arg @ref LL_DAC_CHANNEL_2 (1)
  1078. *
  1079. * (1) On this STM32 series, parameter not available on all devices.
  1080. * Refer to device datasheet for channels availability.
  1081. * @param Data Value between Min_Data=0x00 and Max_Data=0xFF
  1082. * @retval None
  1083. */
  1084. __STATIC_INLINE void LL_DAC_ConvertData8RightAligned(DAC_TypeDef *DACx, uint32_t DAC_Channel, uint32_t Data)
  1085. {
  1086. __IO uint32_t *preg = __DAC_PTR_REG_OFFSET(DACx->DHR12R1, (DAC_Channel >> DAC_REG_DHR8RX_REGOFFSET_BITOFFSET_POS)
  1087. & DAC_REG_DHR_REGOFFSET_MASK_POSBIT0);
  1088. MODIFY_REG(*preg, DAC_DHR8R1_DACC1DHR, Data);
  1089. }
  1090. #if defined(DAC_CHANNEL2_SUPPORT)
  1091. /**
  1092. * @brief Set the data to be loaded in the data holding register
  1093. * in format 12 bits left alignment (LSB aligned on bit 0),
  1094. * for both DAC channels.
  1095. * @rmtoll DHR12RD DACC1DHR LL_DAC_ConvertDualData12RightAligned\n
  1096. * DHR12RD DACC2DHR LL_DAC_ConvertDualData12RightAligned
  1097. * @param DACx DAC instance
  1098. * @param DataChannel1 Value between Min_Data=0x000 and Max_Data=0xFFF
  1099. * @param DataChannel2 Value between Min_Data=0x000 and Max_Data=0xFFF
  1100. * @retval None
  1101. */
  1102. __STATIC_INLINE void LL_DAC_ConvertDualData12RightAligned(DAC_TypeDef *DACx, uint32_t DataChannel1,
  1103. uint32_t DataChannel2)
  1104. {
  1105. MODIFY_REG(DACx->DHR12RD,
  1106. (DAC_DHR12RD_DACC2DHR | DAC_DHR12RD_DACC1DHR),
  1107. ((DataChannel2 << DAC_DHR12RD_DACC2DHR_BITOFFSET_POS) | DataChannel1));
  1108. }
  1109. /**
  1110. * @brief Set the data to be loaded in the data holding register
  1111. * in format 12 bits left alignment (MSB aligned on bit 15),
  1112. * for both DAC channels.
  1113. * @rmtoll DHR12LD DACC1DHR LL_DAC_ConvertDualData12LeftAligned\n
  1114. * DHR12LD DACC2DHR LL_DAC_ConvertDualData12LeftAligned
  1115. * @param DACx DAC instance
  1116. * @param DataChannel1 Value between Min_Data=0x000 and Max_Data=0xFFF
  1117. * @param DataChannel2 Value between Min_Data=0x000 and Max_Data=0xFFF
  1118. * @retval None
  1119. */
  1120. __STATIC_INLINE void LL_DAC_ConvertDualData12LeftAligned(DAC_TypeDef *DACx, uint32_t DataChannel1,
  1121. uint32_t DataChannel2)
  1122. {
  1123. /* Note: Data of DAC channel 2 shift value subtracted of 4 because */
  1124. /* data on 16 bits and DAC channel 2 bits field is on the 12 MSB, */
  1125. /* the 4 LSB must be taken into account for the shift value. */
  1126. MODIFY_REG(DACx->DHR12LD,
  1127. (DAC_DHR12LD_DACC2DHR | DAC_DHR12LD_DACC1DHR),
  1128. ((DataChannel2 << (DAC_DHR12LD_DACC2DHR_BITOFFSET_POS - 4U)) | DataChannel1));
  1129. }
  1130. /**
  1131. * @brief Set the data to be loaded in the data holding register
  1132. * in format 8 bits left alignment (LSB aligned on bit 0),
  1133. * for both DAC channels.
  1134. * @rmtoll DHR8RD DACC1DHR LL_DAC_ConvertDualData8RightAligned\n
  1135. * DHR8RD DACC2DHR LL_DAC_ConvertDualData8RightAligned
  1136. * @param DACx DAC instance
  1137. * @param DataChannel1 Value between Min_Data=0x00 and Max_Data=0xFF
  1138. * @param DataChannel2 Value between Min_Data=0x00 and Max_Data=0xFF
  1139. * @retval None
  1140. */
  1141. __STATIC_INLINE void LL_DAC_ConvertDualData8RightAligned(DAC_TypeDef *DACx, uint32_t DataChannel1,
  1142. uint32_t DataChannel2)
  1143. {
  1144. MODIFY_REG(DACx->DHR8RD,
  1145. (DAC_DHR8RD_DACC2DHR | DAC_DHR8RD_DACC1DHR),
  1146. ((DataChannel2 << DAC_DHR8RD_DACC2DHR_BITOFFSET_POS) | DataChannel1));
  1147. }
  1148. #endif /* DAC_CHANNEL2_SUPPORT */
  1149. /**
  1150. * @brief Retrieve output data currently generated for the selected DAC channel.
  1151. * @note Whatever alignment and resolution settings
  1152. * (using functions "LL_DAC_ConvertData{8; 12}{Right; Left} Aligned()":
  1153. * @ref LL_DAC_ConvertData12RightAligned(), ...),
  1154. * output data format is 12 bits right aligned (LSB aligned on bit 0).
  1155. * @rmtoll DOR1 DACC1DOR LL_DAC_RetrieveOutputData\n
  1156. * DOR2 DACC2DOR LL_DAC_RetrieveOutputData
  1157. * @param DACx DAC instance
  1158. * @param DAC_Channel This parameter can be one of the following values:
  1159. * @arg @ref LL_DAC_CHANNEL_1
  1160. * @arg @ref LL_DAC_CHANNEL_2 (1)
  1161. *
  1162. * (1) On this STM32 series, parameter not available on all devices.
  1163. * Refer to device datasheet for channels availability.
  1164. * @retval Value between Min_Data=0x000 and Max_Data=0xFFF
  1165. */
  1166. __STATIC_INLINE uint32_t LL_DAC_RetrieveOutputData(const DAC_TypeDef *DACx, uint32_t DAC_Channel)
  1167. {
  1168. __IO uint32_t const *preg = __DAC_PTR_REG_OFFSET(DACx->DOR1, (DAC_Channel >> DAC_REG_DORX_REGOFFSET_BITOFFSET_POS)
  1169. & DAC_REG_DORX_REGOFFSET_MASK_POSBIT0);
  1170. return (uint16_t) READ_BIT(*preg, DAC_DOR1_DACC1DOR);
  1171. }
  1172. /**
  1173. * @}
  1174. */
  1175. /** @defgroup DAC_LL_EF_FLAG_Management FLAG Management
  1176. * @{
  1177. */
  1178. /**
  1179. * @brief Get DAC underrun flag for DAC channel 1
  1180. * @rmtoll SR DMAUDR1 LL_DAC_IsActiveFlag_DMAUDR1
  1181. * @param DACx DAC instance
  1182. * @retval State of bit (1 or 0).
  1183. */
  1184. __STATIC_INLINE uint32_t LL_DAC_IsActiveFlag_DMAUDR1(const DAC_TypeDef *DACx)
  1185. {
  1186. return ((READ_BIT(DACx->SR, LL_DAC_FLAG_DMAUDR1) == (LL_DAC_FLAG_DMAUDR1)) ? 1UL : 0UL);
  1187. }
  1188. #if defined(DAC_CHANNEL2_SUPPORT)
  1189. /**
  1190. * @brief Get DAC underrun flag for DAC channel 2
  1191. * @rmtoll SR DMAUDR2 LL_DAC_IsActiveFlag_DMAUDR2
  1192. * @param DACx DAC instance
  1193. * @retval State of bit (1 or 0).
  1194. */
  1195. __STATIC_INLINE uint32_t LL_DAC_IsActiveFlag_DMAUDR2(const DAC_TypeDef *DACx)
  1196. {
  1197. return ((READ_BIT(DACx->SR, LL_DAC_FLAG_DMAUDR2) == (LL_DAC_FLAG_DMAUDR2)) ? 1UL : 0UL);
  1198. }
  1199. #endif /* DAC_CHANNEL2_SUPPORT */
  1200. /**
  1201. * @brief Clear DAC underrun flag for DAC channel 1
  1202. * @rmtoll SR DMAUDR1 LL_DAC_ClearFlag_DMAUDR1
  1203. * @param DACx DAC instance
  1204. * @retval None
  1205. */
  1206. __STATIC_INLINE void LL_DAC_ClearFlag_DMAUDR1(DAC_TypeDef *DACx)
  1207. {
  1208. WRITE_REG(DACx->SR, LL_DAC_FLAG_DMAUDR1);
  1209. }
  1210. #if defined(DAC_CHANNEL2_SUPPORT)
  1211. /**
  1212. * @brief Clear DAC underrun flag for DAC channel 2
  1213. * @rmtoll SR DMAUDR2 LL_DAC_ClearFlag_DMAUDR2
  1214. * @param DACx DAC instance
  1215. * @retval None
  1216. */
  1217. __STATIC_INLINE void LL_DAC_ClearFlag_DMAUDR2(DAC_TypeDef *DACx)
  1218. {
  1219. WRITE_REG(DACx->SR, LL_DAC_FLAG_DMAUDR2);
  1220. }
  1221. #endif /* DAC_CHANNEL2_SUPPORT */
  1222. /**
  1223. * @}
  1224. */
  1225. /** @defgroup DAC_LL_EF_IT_Management IT management
  1226. * @{
  1227. */
  1228. /**
  1229. * @brief Enable DMA underrun interrupt for DAC channel 1
  1230. * @rmtoll CR DMAUDRIE1 LL_DAC_EnableIT_DMAUDR1
  1231. * @param DACx DAC instance
  1232. * @retval None
  1233. */
  1234. __STATIC_INLINE void LL_DAC_EnableIT_DMAUDR1(DAC_TypeDef *DACx)
  1235. {
  1236. SET_BIT(DACx->CR, LL_DAC_IT_DMAUDRIE1);
  1237. }
  1238. #if defined(DAC_CHANNEL2_SUPPORT)
  1239. /**
  1240. * @brief Enable DMA underrun interrupt for DAC channel 2
  1241. * @rmtoll CR DMAUDRIE2 LL_DAC_EnableIT_DMAUDR2
  1242. * @param DACx DAC instance
  1243. * @retval None
  1244. */
  1245. __STATIC_INLINE void LL_DAC_EnableIT_DMAUDR2(DAC_TypeDef *DACx)
  1246. {
  1247. SET_BIT(DACx->CR, LL_DAC_IT_DMAUDRIE2);
  1248. }
  1249. #endif /* DAC_CHANNEL2_SUPPORT */
  1250. /**
  1251. * @brief Disable DMA underrun interrupt for DAC channel 1
  1252. * @rmtoll CR DMAUDRIE1 LL_DAC_DisableIT_DMAUDR1
  1253. * @param DACx DAC instance
  1254. * @retval None
  1255. */
  1256. __STATIC_INLINE void LL_DAC_DisableIT_DMAUDR1(DAC_TypeDef *DACx)
  1257. {
  1258. CLEAR_BIT(DACx->CR, LL_DAC_IT_DMAUDRIE1);
  1259. }
  1260. #if defined(DAC_CHANNEL2_SUPPORT)
  1261. /**
  1262. * @brief Disable DMA underrun interrupt for DAC channel 2
  1263. * @rmtoll CR DMAUDRIE2 LL_DAC_DisableIT_DMAUDR2
  1264. * @param DACx DAC instance
  1265. * @retval None
  1266. */
  1267. __STATIC_INLINE void LL_DAC_DisableIT_DMAUDR2(DAC_TypeDef *DACx)
  1268. {
  1269. CLEAR_BIT(DACx->CR, LL_DAC_IT_DMAUDRIE2);
  1270. }
  1271. #endif /* DAC_CHANNEL2_SUPPORT */
  1272. /**
  1273. * @brief Get DMA underrun interrupt for DAC channel 1
  1274. * @rmtoll CR DMAUDRIE1 LL_DAC_IsEnabledIT_DMAUDR1
  1275. * @param DACx DAC instance
  1276. * @retval State of bit (1 or 0).
  1277. */
  1278. __STATIC_INLINE uint32_t LL_DAC_IsEnabledIT_DMAUDR1(const DAC_TypeDef *DACx)
  1279. {
  1280. return ((READ_BIT(DACx->CR, LL_DAC_IT_DMAUDRIE1) == (LL_DAC_IT_DMAUDRIE1)) ? 1UL : 0UL);
  1281. }
  1282. #if defined(DAC_CHANNEL2_SUPPORT)
  1283. /**
  1284. * @brief Get DMA underrun interrupt for DAC channel 2
  1285. * @rmtoll CR DMAUDRIE2 LL_DAC_IsEnabledIT_DMAUDR2
  1286. * @param DACx DAC instance
  1287. * @retval State of bit (1 or 0).
  1288. */
  1289. __STATIC_INLINE uint32_t LL_DAC_IsEnabledIT_DMAUDR2(const DAC_TypeDef *DACx)
  1290. {
  1291. return ((READ_BIT(DACx->CR, LL_DAC_IT_DMAUDRIE2) == (LL_DAC_IT_DMAUDRIE2)) ? 1UL : 0UL);
  1292. }
  1293. #endif /* DAC_CHANNEL2_SUPPORT */
  1294. /**
  1295. * @}
  1296. */
  1297. #if defined(USE_FULL_LL_DRIVER)
  1298. /** @defgroup DAC_LL_EF_Init Initialization and de-initialization functions
  1299. * @{
  1300. */
  1301. ErrorStatus LL_DAC_DeInit(const DAC_TypeDef *DACx);
  1302. ErrorStatus LL_DAC_Init(DAC_TypeDef *DACx, uint32_t DAC_Channel, const LL_DAC_InitTypeDef *DAC_InitStruct);
  1303. void LL_DAC_StructInit(LL_DAC_InitTypeDef *DAC_InitStruct);
  1304. /**
  1305. * @}
  1306. */
  1307. #endif /* USE_FULL_LL_DRIVER */
  1308. /**
  1309. * @}
  1310. */
  1311. /**
  1312. * @}
  1313. */
  1314. #endif /* DAC */
  1315. /**
  1316. * @}
  1317. */
  1318. #ifdef __cplusplus
  1319. }
  1320. #endif
  1321. #endif /* STM32F4xx_LL_DAC_H */